.. _gt215-clock: ================== GT215:GF100 clocks ================== .. contents:: .. todo:: write me Introduction ============ GT215:GF100 cards have the following clocks: - root clocks [RPLL1-2]: used as base for other clocks - core clock [NVPLL, clock #0/#16]: clocks most of the card's logic - shader clock [SPLL, clock #1/#17]: clocks the CUDA multiprocessor / shader units - memory clock [MPLL, clock #2/#18]: used to clock the VRAM, not present on IGPs - video clock 1 [VPLL1, clock #8/#24]: used to drive the video outputs - video clock 2 [VPLL2, clock #9/#25]: used to drive the video outputs - timer clock [TCLK, clock #28]: clocks the PTIMER circuitry - host clock [HCLK, clock #29]: clocks the host interface parts, like PFIFO - unknown clock #30 - unknown clock #32 - vdec clock [clock #33]: used to clock the falcon video decoding engines - unknown clock #36 - daemon clock [clock #37]: used to clock PDAEMON - audio clock [clock #39]: used to clock PCODEC .. todo:: figure out unk clocks The root clocks are set up in PNVIO area, VPLLs are set up in PDISPLAY area, and the other clocks are set up in PCLOCK area. .. todo:: write me MMIO registers ============== .. space:: 8 gt215-pclock 0x1000 PLL control .. todo:: write me .. space:: 8 gt215-pioclock 0x800 I/O PLL control .. todo:: write me .. space:: 8 gt215-pcontrol 0x1000 misc clock control .. todo:: write me Clock source --------------- .. image:: gt215-pll_src.svg :width: 725px :alt: PLL source circuitry PLL-based clock -------------------- .. image:: gt215-clk.svg :width: 410px :alt: PLL-based clock .. _gt215-clock-tclk: TCLK: timer clock ================= .. todo:: write me .. _gt215-clock-dclk: DCLK: daemon clock ================== .. todo:: write me .. _gt215-clock-vdclk: VDCLK: video decoding clock =========================== .. todo:: write me